#### Embedded Systems with ARM Cortex-M Microcontrollers in Assembly Language and C

## **Chapter 3 ARM Instruction Set Architecture**

Zonghua Gu

Fall 2025

#### History





#### **ARM Processors**

- ▶ ARM Cortex-A family:
  - Applications processors
  - Support OS and high-performance applications
  - Such as Smartphones, Smart TV



- Real-time processors with high performance and high reliability
- Support real-time processing and mission-critical control





- ▶ ARM Cortex-M family:
  - Microcontroller
  - Cost-sensitive, support SoC





## ARM Family













M: Microcontroller. A: Application. R: Real-time

#### **Instruction Sets**



#### Instructions:

- Encoded to binary machine code by assembler
- Executed at runtime by hardware
- Early 32-bit ARM vs Thumb/Thumb-2
  - Early ARM has larger power consumption and larger program size
  - I6-bit Thumb, first used in ARM7TDMI processors in 1995
  - Thumb-2: a mix of 16-bit (high code density) and 32-bit (high performance) instructions
- ARM Cortex-M:
  - Subset of Thumb-2

#### **ARM Processors**



#### Processor Registers



- Fastest way to read and write
- Registers are within the processor chip
- Each register has 32 bits
- ARM Cortex-M4 has
  - Register Bank: R0 R15
    - ▶ **R0-R12**: 13 general-purpose registers
    - R13: Stack pointer (Shadow of MSP or PSP)
    - ▶ **R14**: Link register (LR)
    - ▶ R15: Program counter (PC)
  - Special registers
    - xPSR, BASEPRI, PRIMASK, etc

## Processor Registers



- ▶ Low Registers (R0 R7)
  - Can be accessed by any instruction
- ▶ High Register (R8 R12)
  - Can only be accessed by some instructions
- Stack Pointer (R13)
  - Cortex-M4 supports two stacks
  - Main SP (MSP) for privileged access (e.g. exception handler)
  - Process SP (PSP) for application access
- Program Counter (R15)
  - Memory address of the current instruction

## Processor Registers vs Peripheral Registers



### Processor Registers vs Peripheral Registers

- Processor can directly access processor registers
  - $\blacktriangleright$  ADD r3,r1,r0 ; r3 = r1 + r0
- Processor access peripheral registers via memory mapped I/O
  - Each peripheral register is assigned a fixed memory address at the chip design stage
  - Processor treats peripherals registers the same as data memory
  - Processor uses load/store instructions to read from/write to memory (to be covered in future lectures)

## C vs Assembly



## Load-Modify-Store

#### Assembly program



Modify value by applying arithmetic operations

• Store result from register to memory

12

## Load-Modify-Store



## ARM Cortex-M4 Organization (STM32L4)



### **Assembly Instructions**

- Arithmetic and logic
  - Add, Subtract, Multiply, Divide, Shift, Rotate
- Data movement
  - Load, Store, Move
- Compare and branch
  - ▶ Compare, Test, If-then, Branch, compare and branch on zero
- Miscellaneous
  - Breakpoints, wait for events, interrupt enable/disable, data memory barrier, data synchronization barrier

#### Instruction Format: Labels

#### Instruction Format: Labels

- Place marker, marking the memory address of the current instruction
- Used by branch instructions to implement if-then or goto
- Must be unique

#### Instruction Format: Mnemonic

- ▶ The name of the instruction
- Operation to be performed by processor core

#### Instruction Format: Operands

- Operands
  - Registers
  - Constants (called immediate values)
- Number of operands varies
  - ▶ No operands: DSB
  - One operand: BX LR
  - ▶ Two operands: CMP R1, R2
  - ▶ Three operands: ADD R1, R2, R3
  - Four operands: MLA R1, R2, R3, R4
- Normally
  - operand1 is the destination register, and operand2 and operand3 are source operands.
  - operand2 is usually a register, and the first source operand
  - operand3 may be a register, an immediate number, a register shifted to a constant number of bits, or a register plus an offset (used for memory access).

#### **Instruction Format: Comments**

- Everything after the semicolon (;) is a comment
- ▶ Explain programmers' intentions or assumptions

#### **ARM Instruction Format**



#### **ARM Instruction Format**

```
label mnemonic operand1, operand2, operand3 ; comments
```

#### Examples: Variants of the ADD instruction

```
ADD r1, r2, r3 ; r1 = r2 + r3

ADD r1, r3 ; r1 = r1 + r3

ADD r1, r2, #4 ; r1 = r2 + 4

ADD r1, #15 ; r1 = r1 + 15
```

## Example Assembly Program: Copying a String

```
AREA string_copy, CODE, READONLY
                        EXPORT main
                        ALIGN
                        ENTRY
                       PROC
                       LDR r1, =srcStr ; Retrieve address of the source string
LDR r0, =dstStr ; Retrieve address of the destination string
LDRB r2, [r1], #1 ; Load a byte & increase src address pointer
STRB r2, [r0], #1 ; Store a byte & increase dst address pointer
CMP r2, #0 ; Check for the null terminator
            strcpy
Code
Area
             loop
                        BNE loop
                                                     ; Copy the next byte if string is not ended
                                                         ; Dead loop. Embedded program never exits.
            stop
                                stop
                        ENDP
                        AREA myData, DATA, READWRITE
                        ALIGN
            srcStr DCB "The source string.",0 ; Strings are null terminated
 Data
                              "The destination string.",0 ; dststr has more space than srcstr
            dstStr
                        END
```

# Example Assembly Program: Copying a String

```
AREA string copy, CODE, READONLY
                EXPORT main
                                                                   Program
                ALIGN
                                                                   Comments
                ENTRY
          main PROC
               LDR r1, =srcStr
                                       ; Retrieve address of the source string
        strcpy
Code
                LDR r0, =dstStr
                                       ; Retrieve address of the destination string
Area
        loop
               LDRB r2, [r1], #1
                                       |; Load a byte & increase src address pointer
                                       ; Store a byte & increase dst address pointer
                STRB r2, [r0], #1
                                       ; Check for the null terminator
                CMP r2, #0
                    loop
                                       ; Copy the next byte if string is not ended
                                       ; Dead loop. Embedded program never exits.
        stop
                      stop
                ENDP
                AREA myData, DATA, READWRITE
                ALIGN
Data
        srcStr DCB
                     "The source string.",0
                                                  ; Strings are null terminated
        dstStr
               DCB
                      "The destination string.",0
                                                  ; dststr has more space than srcstr
                END
                                                                Program
                                                                Comments
```

# Example Assembly Program: Copying a String



## Logic View of Memory

- By grouping bits together we can store more values
  - ▶ 8 bits = | byte
  - ▶ 16 bits = 2 bytes = 1 halfword
  - 32 bits = 4 bytes = 1 word
- From software perspective, memory is an addressable array of **bytes**.
  - The byte stored at the memory address 0x20000004 is 0b10000100
  - A word can only be stored at an address that's divisible by 4
     (Word-address mod 4 = 0, binary address ends with 00)
  - Memory address of a word is the lowest address of all 4 bytes in that word.
  - A halfword can only be stored at an address that's divisible by 2 (Halfword-address mod 2 = 0, binary address ends with 0)
  - Memory address of a halfword is the lowest address of all 2 bytes in that word.

0b10000100 → 0x84 → 132
Binary Hexadecimal Decimal



### Memory Byte Ordering

- Two possible byte orderings:
  - Little-endian: the LSB (Least Significant Byte) is stored at the lowest address.
  - Big-endian: the LSB (Least Significant Byte) is stored at the highest address.
  - Intel processors use Little-Endian; ARM processors can be configured as either Little- or Big-endian; STM32 microcontrollers based on ARM Cortex-M3 use little-endian
- Example: 4-byte data 0xA1B2C3D4 at memory address 0x100
  - Memory address is Byte address, not bit address





## Data Alignment

- Assume a byte-addressable memory with a data bus that is 32 bits (4 bytes) wide
- Consider 16 bytes of memory (addresses 0 to 15) arranged as four 32-bit words (4 bytes each)

| Address 15         | Address 14 | Address 13 | Address 12         |
|--------------------|------------|------------|--------------------|
| Address 11         | Address 10 | Address 9  | Address 8          |
| Address 7 (MSbyte) | Address 6  | Address 5  | Address 4 (LSbyte) |
| Address 3          | Address 2  | Address 1  | Address 0          |

Well-aligned: each word begins on a mod-4 address, which can be read in a single memory cycle

The first read cycle would retrieve 4 bytes from addresses 4 through 7; of these, the bytes from addresses 4 and 5 are discarded, and those from addresses 6 and 7 are moved to the far right;

The second read cycle retrieves 4 bytes from addresses 8 through II; the bytes from addresses I0 and II are discarded, and those from addresses 8 and 9 are moved to the far left; Finally, the two halves are combined to form the desired 32-bit operand:

| Address 15 | Address 14         | Address 13         | Address 12 |
|------------|--------------------|--------------------|------------|
| Address 11 | Address 10         | Address 9 (MSbyte) | Address 8  |
| Address 7  | Address 6 (LSbyte) | Address 5          | Address 4  |
| Address 3  | Address 2          | Address 1          | Address 0  |

Ill-aligned: a word begins on address 6, not a mod-4 address, which can be read in 2 memory cycles

|  | Address 7 | Address 6 (LSbyte) |
|--|-----------|--------------------|
|  |           |                    |

Address 9 (MSbyte) Address 8

| Address 9 (MSbyte) | Address 8 | Address 7 | Address 6 (LSbyte) |
|--------------------|-----------|-----------|--------------------|
|--------------------|-----------|-----------|--------------------|